## ECSE 323 – Digital System Design Card Dealer Circuit g39\_dealerFSM g39\_dealerTestBed

#### **Description:**

The g39\_dealerTestBed circuit puts together g39\_dealerFSM, g39\_lab3 (stack52), g39\_7\_segment\_decoder, g39\_RANDU, g39\_Modulo\_13 along with other library components to represent a dealer deck. The objective here is to pop - at random - a card from the dealer deck and push in onto a player's deck.

#### The circuit has the following inputs/outputs:

Request\_Deal: 1-bit input to request a deal

mode: 2-bit input representing the operation desired

rst: 1-bit input clk: 1-bit input

suit: 7-bit output representing the suit

face: 7-bit output representing the face value

num: 6-bit output representing the number of cards in the dealer deck



#### **Implementation Details:**

#### Sub-circuits:

(Modulo\_13, 7\_segment\_decoder, stack52 and RANDU were explained in previous reports) (library components used: lpm\_compare, lpm\_DFF, lpm\_decode)

#### g39\_dealerFSM:

#### **Description:**

The circuit is a finite state machine taking care of the different states the dealer circuit has. The FSM is a Moore machine implementing the sequence described in lab 4.

### The circuit has the following inputs/outputs:

*Request\_Deal:* 1-bit input to request a deal (starts process)

*RAND\_LT\_NUM:* 1-bit input representing whether the random address < number of cards

reset: 1-bit input clock: 1-bit input

RAND\_Enable: 1-bit output that enables a new random number to be generated

Stack Enable: 1-bit output that enables the pop operation

*FF1:* 1-bit output representing Q1<sup>+</sup> *FF0:* 1-bit output representing Q0<sup>+</sup>



### **Implementation Details:**

\*\*: The FSM was implemented in VHDL using D flip flops State diagram



|   | Present State                       |   |                |                | Ne<br>Ç       | Output           |              |             |   |
|---|-------------------------------------|---|----------------|----------------|---------------|------------------|--------------|-------------|---|
|   | state Q <sub>1</sub> Q <sub>0</sub> |   | Request_Deal 0 | Request_Deal 1 | Rand_LT_Num 0 | Rand_LT_Num<br>1 | Stack_Enable | Rand_Enable |   |
| ĺ | A                                   | 0 | 0              | 01             | 00            | XX               | XX           | 0           | 0 |
| ĺ | В                                   | 0 | 1              | 01             | 11            | XX               | XX           | 0           | 0 |
| Ī | С                                   | 1 | 1              | XX             | XX            | 11               | 10           | 0           | 1 |
| ſ | D                                   | 1 | 0              | 00             | 00            | 00               | 00           | 1           | 0 |

| $Q_1^+$  | Request_DealRand_LT_Num |    |    |    |  |  |  |  |
|----------|-------------------------|----|----|----|--|--|--|--|
| $Q_1Q_0$ | 00                      | 01 | 11 | 10 |  |  |  |  |
| 00       | 0                       | 0  | 0  | 0  |  |  |  |  |
| 01       | 0                       | 0  | 1  | 1  |  |  |  |  |
| 11       | 1                       | 1  | 1  | 1  |  |  |  |  |
| 10       | 9                       | 0  | 0  | 0  |  |  |  |  |

$$\mathbf{Q_1}^+ = \mathbf{Q_1}\mathbf{Q_0} + \mathbf{Q_0}.\mathbf{Request\_Deal}$$

| ${\mathsf Q_0}^+$ | Request_DealRand_LT_Num |    |    |    |  |  |  |
|-------------------|-------------------------|----|----|----|--|--|--|
| $Q_1Q_0$          | 00                      | 01 | 11 | 10 |  |  |  |
| 00                | 1                       | 1  | 0  | 0  |  |  |  |
| 01                |                         | 1  | 1  | 1  |  |  |  |
| 11                |                         | 0  | 0  |    |  |  |  |
| 10                | 0                       | 0  | 0  | 0  |  |  |  |

$$\label{eq:Q0+Q1'} \begin{split} \boldsymbol{Q_0}^+ &= Q_1'Q_0 + Q_1'.Request\_Deal' + Q_0.Rand\_LT\_Num' \\ &\quad \boldsymbol{Rand\_Enable} = Q_1Q_0 \text{ (state C)} \end{split}$$

**Stack\_Enable** = 
$$Q_1Q_0$$
' (state D)

### g39\_RANDU:

The circuit works as described in lab 2 with a small change.

When implementing the testbed, a problem occurs if SEED is initialized to 0 since b = 0 (as instructed in lab 2). The RANDU circuit will generate all 0s. To solve this, we set b to 1 so that SEED is initialized to 1.

## Test\_bed Logic:



- Initially Request\_Deal is high, since the pushbutton is high when not pressed
- The deck is initial initialized by setting the mode to "10", then the mode is set to "11" to allow for popping
- Once a button is pressed by the user (Request\_Deal is low) then we follow the following path for the states:  $00 \text{ (A)} \rightarrow 01 \text{ (B)} \rightarrow 11 \text{ (C)}$
- Since we are at state 11, Rand Enable becomes '1' or high, enabling the D-FF to take values from the g39\_RANDU circuit, which generates random numbers.
- The random number (an address) is then compared with "num", the number of cards in the deck resulting. One of two scenarios is then followed:
  - 1. If the random number is less than the number of cards in the deck, RAND\_LT\_NUM is set to '1' or high. Meaning we are at state 11 (C), and RAND\_LT\_NUM is '1', therefore Stack\_Enable becomes '1', and a card is popped
  - 2. If the random number is greater or equal to the number of cards in the deck, RAND\_LT\_NUM is set to '0', meaning we stay at state 11 (C) allowing for another random number to be generated. This continues to happen until we satisfy the first scenario
- The g39\_lab3 (stack52) circuit provides a "value" which is then passed to the g39\_Modulo13 circuit which provides the floor (suit) and remainder (face value) to the 7 segment decoders. The 7 segment decoders show the card on the LED screens

# **Testing:**

# Pin assignments:

| Node Name                             | Direction | Location | ∇ I/O Bank | VREF Group | Fitter Location | I/O Standard     | Reserved | Current Strength | Differential Pair |
|---------------------------------------|-----------|----------|------------|------------|-----------------|------------------|----------|------------------|-------------------|
| 🐫 num[3]                              | Output    | PIN_Y19  | 6          | B6_N1      | PIN_Y19         | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| 🖐 num[5]                              | Output    | PIN_V19  | 6          | B6_N1      | PIN_V19         | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ | Output    | PIN_U19  | 6          | B6_N1      | PIN_U19         | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| ut num[4]                             | Output    | PIN_T18  | 6          | B6_N1      | PIN_T18         | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| in_ rst                               | Input     | PIN_R22  | 6          | B6_N0      | PIN_R22         | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| Request_Deal                          | Input     | PIN_R21  | 6          | B6_N0      | PIN_R21         | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| 945 num[0]                            | Output    | PIN_R20  | 6          | B6_N0      | PIN_R20         | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| ut num[1]                             | Output    | PIN_R19  | 6          | B6_N0      | PIN_R19         | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| in_ mode[0]                           | Input     | PIN_M1   | 1          | B1_N0      | PIN_M1          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| mode[1]                               | Input     | PIN_L2   | 2          | B2_N1      | PIN_L2          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| in_ clk                               | Input     | PIN_L1   | 2          | B2_N1      | PIN_L1          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| suit[0]                               | Output    | PIN_J2   | 2          | B2_N1      | PIN_J2          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| suit[1]                               | Output    | PIN_J1   | 2          | B2_N1      | PIN_J1          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| face[1]                               | Output    | PIN_H6   | 2          | B2_N0      | PIN_H6          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| face[2]                               | Output    | PIN_H5   | 2          | B2_N0      | PIN_H5          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| face[3]                               | Output    | PIN_H4   | 2          | B2_N0      | PIN_H4          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| suit[2]                               | Output    | PIN_H2   | 2          | B2_N1      | PIN_H2          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| suit[3]                               | Output    | PIN_H1   | 2          | B2_N1      | PIN_H1          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| ut face[4]                            | Output    | PIN_G3   | 2          | B2_N0      | PIN_G3          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| suit[4]                               | Output    | PIN_F2   | 2          | B2_N1      | PIN_F2          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| suit[5]                               | Output    | PIN_F1   | 2          | B2_N1      | PIN_F1          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| suit[6]                               | Output    | PIN_E2   | 2          | B2_N1      | PIN_E2          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| gut face[0]                           | Output    | PIN_E1   | 2          | B2_N1      | PIN_E1          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| gut face[5]                           | Output    | PIN_D2   | 2          | B2_N0      | PIN_D2          | 3.3-V LVdefault) |          | 24mA (default)   |                   |
| out face[6]                           | Output    | PIN D1   | 2          | B2_N0      | PIN_D1          | 3.3-V LVdefault) |          | 24mA (default)   |                   |

## Flow summary:

| Flow Summary                       |                                                  |
|------------------------------------|--------------------------------------------------|
| Flow Status                        | Successful - Thu Mar 30 19:10:20 2017            |
| Quartus II 64-Bit Version          | 13.0.1 Build 232 06/12/2013 SP 1 SJ Full Version |
| Revision Name                      | g39_lab4                                         |
| Top-level Entity Name              | g39_dealerTestBed                                |
| Family                             | Cyclone II                                       |
| Device                             | EP2C20F484C7                                     |
| Timing Models                      | Final                                            |
| Total logic elements               | 758 / 18,752 ( 4 % )                             |
| Total combinational functions      | 756 / 18,752 ( 4 % )                             |
| Dedicated logic registers          | 350 / 18,752 ( 2 % )                             |
| Total registers                    | 350                                              |
| Total pins                         | 63 / 315 (20 %)                                  |
| Total virtual pins                 | 0                                                |
| Total memory bits                  | 3,328 / 239,616 ( 1 % )                          |
| Embedded Multiplier 9-bit elements | 0/52(0%)                                         |
| Total PLLs                         | 0/4(0%)                                          |
|                                    |                                                  |

# Timing:

| Multicorner Timing Analysis Summary |                    |           |                      |     |         |                     |  |  |  |  |
|-------------------------------------|--------------------|-----------|----------------------|-----|---------|---------------------|--|--|--|--|
|                                     | Clock              | Setup     | Hold Recovery Remova |     | Removal | Minimum Pulse Width |  |  |  |  |
| 1                                   | 🖨 Worst-case Slack | -6.688    | 0.215                | N/A | N/A     | -1.814              |  |  |  |  |
| 1                                   | dk                 | -6.688    | 0.215                | N/A | N/A     | -1.814              |  |  |  |  |
| 2                                   | 🖮 Design-wide TNS  | -1750.061 | 0.0                  | 0.0 | 0.0     | -472.867            |  |  |  |  |
| 1                                   | clk                | -1750.061 | 0.000                | N/A | N/A     | -472.867            |  |  |  |  |

### **Simulations:**

# g39\_dealerFSM:



We can see that RAND\_Enable = 1 only when state is C (FF1 = 1, FF0 = 1)

Stack\_Enable = 1 only when state is D (FF1 = 1, FF0 = 0)

Next state equations follow the table in g39\_dealerFSM above

### g39\_dealTestBed:



We can see that the circuit is generating random address ("rand") every time. The value displayed is the one at the same address after popping.